MATLAB DESIGN HDL CODER RELEASE NOTES User's Guide Page 377

  • Download
  • Add to my manuals
  • Print
  • Page
    / 410
  • Table of contents
  • TROUBLESHOOTING
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 376
System Generator for DSP User Guide www.xilinx.com 377
UG640 (v 12.2) July 23, 2010
Chapter 5
System Generator Compilation Types
There are different ways in which System Generator can compile your design into an
equivalent, often lower-level, representation. The way in which a design is compiled
depends on settings in the System Generator dialog box. The support of different
compilation types provides you the freedom to choose a suitable representation for your
design’s environment. For example, an HDL or NGC netlist is an appropriate
representation when your design is used as a component in a larger system. If, on the other
hand, the complete system is modeled inside System Generator, you may choose to
compile your design into an FPGA configuration bitstream. Sometimes you may want to
compile your design into an equivalent high-level module that performs a specific
function in applications external to System Generator (e.g., ModelSim hardware co-
simulation).
HDL Netlist Compilation System Generator uses the HDL Netlist compilation
type as the default generation target. More details
regarding the HDL Netlist compilation flow can be
found in the topic Compilation Results.
NGC Netlist Compilation Describes how System Generator can be configured to
compile your design into a standalone NGC file.
Bitstream Compilation Describes how System Generator can be configured to
compile your design into an FPGA configuration
bitstream.
EDK Export Tool Describes how System Generator can be configured to
compile your design into an FPGA configuration
bitstream that is appropriate for the selected part.
Hardware Co-Simulation
Compilation
Describes how System Generator can be configured to
compile your design into FPGA hardware that can be
used by Simulink and ModelSim.
Timing and Power Analysis
Compilation
Describes how to use the System Generator Timing
and Power Analysis tools on the compilation target.
Creating Compilation Targets Describes how to add custom compilation targets to
the System Generator block.
Page view 376
1 2 ... 372 373 374 375 376 377 378 379 380 381 382 ... 409 410

Comments to this Manuals

No comments