MATLAB DESIGN HDL CODER RELEASE NOTES User's Guide Page 28

  • Download
  • Add to my manuals
  • Print
  • Page
    / 410
  • Table of contents
  • TROUBLESHOOTING
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 27
28 www.xilinx.com System Generator for DSP User Guide
UG640 (v 12.2) July 23, 2010
Chapter 1: Hardware Design Using System Generator
A dcm_reset input port is exposed on the top-level wrapper to allow the external design
to reset the DCM after bitstream configuration. A dcm_locked output port is also exposed
to help the external design synchronize the input data with the single clk input port.
Known Limitations: The following System Generator blocks are not supported by the
Hybrid DCM-CE Option:
Clock Enable Probe
Clock Probe
DAFIR
Downsample - when the Sample option First value of the frame is selected
FIR Compiler - when the core rate is not equal to the input sample rate
Parallel to Serial- when the Latency option is specified as 0 (zero)
Time Division De-Multiplexer
Time Division Multiplexer
Upsample - when the Copy samples (otherwise zeros are inserted) option is not
selected.
The Expose Clock Ports Option
When you select this option, System Generator creates a top-level wrapper that exposes a
clock port for each rate. You can then manually instantiate a clock generator outside the
design to drive the clock ports.
Known Limitations: The following System Generator blocks are not supported by the
Expose Clock Ports Option:
Clock Enable Probe
Clock Probe
DAFIR
Downsample - when the Sample option First value of the frame is selected
FIR Compiler - when the core rate is not equal to the input sample rate
Parallel to Serial- when the Latency option is specified as 0 (zero)
Time Division De-Multiplexer
Time Division Multiplexer
Upsample - when the Copy samples (otherwise zeros are inserted) option is not
selected.
Tutorial Example: Using the Hybrid DCM-CE Option
The following step-by-step example will show you how to select the Hybrid DCM-CE
option, netlist the HDL design, implement the design in ISE®, simulate the design and
examine the files and reports to verify that the DCM is properly instantiated and
configured.
The hybrid_dcm_ce_case1.mdl design example is located at the following pathname
...<ISE_Design_Suite_tree>/sysgen>/examples/clocking_options/hybri
d_dcm_ce_case1/hybrid_dcm_ce_case1.mdl
1. Open the model in MATLAB and observe the following blocks:
Page view 27
1 2 ... 23 24 25 26 27 28 29 30 31 32 33 ... 409 410

Comments to this Manuals

No comments